

ML610Q101/ML610Q102

**Preliminary** 

8-bit Microcontroller

#### GENERAL DESCRIPTION

This LSI is a high-performance 8-bit CMOS microcontroller into which rich peripheral circuits, such as timers, PWM, UART, voltage level supervisor (VLS) function, and 10-bit successive approximation type A/D converter, are incorporated around 8-bit CPU nX-U8/100.

The CPU nX-U8/100 is capable of efficient instruction execution in 1-intruction 1-clock mode by pipe line architecture parallel processing.

The on-chip debug function that is installed enables program debugging and programming.

#### **FEATURES**

- CPU
  - 8-bit RISC CPU (CPU name: nX-U8/100)
  - Instruction system: 16-bit instructions
  - Instruction set:

Transfer, arithmetic operations, comparison, logic operations, multiplication/division, bit manipulations, bit logic operations, jump, conditional jump, call return stack manipulations, arithmetic shift, and so on

- On-Chip debug function
- Minimum instruction execution time
  - 30.5µs (@32.768kHz system clock)
  - 0.122µs (@8.192MHz system clock)
- · Internal memory
  - ML610Q101 : Internal 4Kbyte Flash ROM (2K×16 bits) (including unusable 32 byte test data area)
  - ML610Q102: Internal 6Kbyte Flash ROM (3K×16 bits) (including unusable 32 byte test data area)
  - Internal 256byte data RAM (256×8 bits)
- Interrupt controller
  - 1 non-maskable interrupt source (Internal source: 1)
  - 21 maskable interrupt sources (Internal sources: 16, External sources: 5)
- Time base counter (TBC)
  - Low-speed time base counter ×1 channel
  - High-speed time base counter ×1 channel
- Watchdog timer (WDT)
  - Non-maskable interrupt and reset
  - Free running
  - Overflow period: 4 types selectable (125ms, 500ms, 2s, and 8s)
- Timer
  - -8 bits  $\times$  6 channels (16-bit configuration available)
  - Support Continuos timer mode/one shot timer mode
  - Timer start/stop function by software or external trigger input

#### PWM

- Resolution 16 bits × 1 channel
- Support Continuos timer mode/one shot timer mode
- PWM start/stop function by software or external trigger input

#### UART

- Half-duplex
- TXD/RXD  $\times$  1 channels
- Bit length, parity/no parity, odd parity/even parity, 1 stop bit/2 stop bits
- Positive logic/negative logic selectable
- Built-in baud rate generator
- Successive approximation type A/D converter (SA-ADC)
  - 10-bit A/D converter
  - Input × 6 channels
- Analog Comparator
  - Operating voltage:  $V_{DD} = 2.7V$  to 5.5V
  - Input voltage by common mode:  $V_{DD} = 0.1 \text{V}$  to  $V_{DD} 1.5 \text{V}$
  - Hysteresis (Comparator 0 only): 20mV(Typ.)
  - Allows selection of interrupt disabled mode, falling-edge interrupt mode, rising-edge interrupt mode, or both-edge interrupt mode.
- General-purpose ports (GPIO)
  - Input/output port × 11 channels (including secondary functions)

#### Reset

- Reset by the RESET\_N pin
- Reset by power-on detection
- Reset by the watchdog timer (WDT) overflow
- Reset by voltage level supervisor(VLS)
- Voltage level supervisor(VLS)
  - Judgment accuracy: ±3.0% (Typ.)
  - It can be used for low level detection reset.

#### • Clock

- Low-speed clock:

Built-in RC oscillation (32.768 kHz)

- High-speed clock:

Built-in PLL oscillation (16.384 MHz), external clock

The clock of the CPU is 8.192MHz(Max)

- Selection of high-speed clock mode by software:

Built-in PLL oscillation, external clock

#### Power management

- HALT mode: Instruction execution by CPU is suspended (peripheral circuits are in operating states).
- STOP mode: Stop of low-speed oscillation and high-speed oscillation (Operations of CPU and peripheral circuits are stopped.)
- Clock gear: The frequency of high-speed system clock can be changed by software (1/1, 1/2, 1/4, or 1/8 of the oscillation clock)
- Block Control Function: Power down (reset registers and stop clock supply) the circuits of unused peripherals.

# LAPIS Semiconductor Co., Ltd.

## • Shipment

16-pin plastic SSOP

ML610Q101-xxxMB (Blank product: ML610Q101-NNNMB) ML610Q102-xxxMB (Blank product: ML610Q102-NNNMB)

• Guaranteed operating range

Operating temperature: -40°C to 85°C
 Operating voltage: V<sub>DD</sub> = 2.7V to 5.5V

#### BLOCK DIAGRAM ML610Q101 Block Diagram

Figure 1 show the block diagram of the ML610Q101.

<sup>&</sup>quot;\*" indicates secondary function, tertiary function or quaternary function of each port.



Figure 1 ML610Q101 Block Diagram

#### ML610Q102 Block Diagram

Figure 2 show the block diagram of the ML610Q102.

"\*" indicates secondary function, tertiary function or quaternary function of each port.



Figure 2 ML610Q102 Block Diagram

#### PIN CONFIGURATION ML610Q101/ML610Q102 SSOP16 Pin Layout

Figure 3 show the SSOP16 pin layout of the ML610Q101/ML610Q102.



Figure 3 ML610Q101/ML610Q102 SSOP16 Pin Configuration

# LIST OF PINS

| PIN | Prim                            | ary fu | unction                                                                                          | Sec         | ondary | function               | Tei         | rtiary fu | ınction                 | Qua          | aternary f | unction           |
|-----|---------------------------------|--------|--------------------------------------------------------------------------------------------------|-------------|--------|------------------------|-------------|-----------|-------------------------|--------------|------------|-------------------|
| No. | Pin<br>name                     | I/O    | Function                                                                                         | Pin<br>name | I/O    | Function               | Pin<br>name | I/O       | Function                | Pin<br>name  | I/O        | Function          |
| 1   | RESET_N                         | ı      | Reset input pin                                                                                  | _           | -      | _                      |             |           | _                       |              |            | _                 |
| 2   | TEST                            | I/O    | Input/output pin for testing                                                                     | _           | _      | _                      |             | _         | _                       | _            |            | _                 |
| 3   | PB0/<br>EXI4/<br>AIN2/<br>RXD0  | I/O    | Input/output<br>port, External<br>interrupt 4,<br>ADC input 2,<br>UART receive                   | PWMC        | 0      | PWMC output            | OUTCLK      | 0         | High-speed clock output | CMP10<br>UT  | 0          | CMP1 output       |
| 4   | PB1/<br>EXI5/<br>AIN3           | I/O    | Input/output<br>port, External<br>interrupt<br>5,ADC input 3                                     | _           |        | _                      | TXD0        | 0         | UART data output        |              | l          | _                 |
| 5   | PB2                             | I/O    | Input/output port,                                                                               | _           | _      | _                      | _           | _         | _                       | CMP0P<br>OUT | 0          | CMP0_N<br>output  |
| 6   | PB3                             | I/O    | Input/output port                                                                                |             |        | _                      |             |           | _                       | CMP0N<br>OUT | 0          | CMP0_N<br>output  |
| 7   | PA2/EXI2                        | I/O    | Input/output port, External interrupt                                                            | _           |        | _                      | CLKIN       | -         | clock input             | CMP0O<br>UT  | 0          | CMP0 output       |
| 8   | $V_{PP}$                        | _      | Power supply pin for Flash ROM                                                                   | _           | _      | _                      | _           | _         | _                       | _            | _          | _                 |
| 9   | PA1/<br>EXI1/<br>AIN1/<br>CMP1P | I/O    | Input port,<br>External<br>interrupt 1,<br>ADC input 1,<br>Comparator1<br>non-inverting<br>input | _           | _      | _                      | LSCLK       | 0         | Low speed clock output  | TMF<br>OUT   | 0          | timer F<br>output |
| 10  | PB4/<br>CMP0P                   | I/O    | Input/output<br>port,<br>Comparator0<br>non-inverting<br>input                                   | _           |        |                        | TXD0        | 0         | UART data<br>output     |              |            | _                 |
| 11  | PB5/<br>RXD0/<br>CMP0M          | I/O    | Input/output<br>port, UART<br>data receive,<br>Comparator1<br>inverting input                    | _           | l      | _                      |             |           | _                       |              |            | _                 |
| 12  | PB6/<br>AIN4                    | I/O    | Input/output<br>port, ADC<br>input 4                                                             | CLKIN       | I      | clock input            | _           | _         | _                       | _            | _          | _                 |
| 13  | Vss                             | _      | Negative<br>power supply<br>pin                                                                  | _           | _      | _                      | _           | _         | _                       | _            | _          | _                 |
| 14  | $V_{DD}$                        | _      | Positive power supply pin                                                                        | _           | _      | _                      | _           | _         | _                       | _            |            | _                 |
| 15  | PB7/<br>AIN5                    | I/O    | Input/output<br>port, ADC<br>input 5                                                             | LSCLK       | 0      | Low-speed clock output | _           | _         | _                       | PWMC         | 0          | PWMC<br>output    |
| 16  | PA0/<br>EXI0/<br>AIN0           | I/O    | Input port,<br>External<br>interrupt 0,<br>ADC input 0                                           | PWMC        | 0      | PWMC output            | OUTCLK      | 0         | High-speed clock output | TM9OU<br>T   | 0          | timer 9<br>output |

# PIN DESCRIPTION

|                          |        |                                                                                                                                                                                                                                                        | Primary/<br>Secondary/  |                       |
|--------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|
| Pin name                 | I/O    | Description                                                                                                                                                                                                                                            | Tertiary/               | Logic                 |
|                          |        |                                                                                                                                                                                                                                                        | Quaternary              |                       |
| System                   |        |                                                                                                                                                                                                                                                        |                         |                       |
| RESET_N                  | I      | Reset input pin. When this pin is set to a "L" level, system reset mode is set and the internal section is initialized. When this pin is set to a "H" level subsequently, program execution starts. A pull-up resistor is internally connected.        | _                       | Negative              |
| CLKIN                    | I      | High-speed clock output pin. This pin is used as the tertiary function of the PA2 or the secondary function of PB6 pin.                                                                                                                                | Secondary/<br>Tertiary  | _                     |
| LSCLK                    | 0      | Low-speed clock output pin. This pin is used as the tertiary function of the PA1 or the secondary function of the PB7 pin.                                                                                                                             | Secondary/<br>Tertiary  | _                     |
| OUTCLK                   | 0      | High-speed clock output pin. This pin is used as the tertiary function of the PA0 or PB0 pin.                                                                                                                                                          | Tertiary                | _                     |
| General-purp             | ose ii | nput/output port                                                                                                                                                                                                                                       |                         |                       |
| PA0 to PA2<br>PB0 to PB7 | I/O    | General-purpose input/output port. Since these pins have secondary functions and tertiary functions and quaternary functions, the pins cannot be used as a port when the secondary functions and tertiary functions and quaternary functions are used. | Primary                 | Positive              |
| UART                     |        |                                                                                                                                                                                                                                                        |                         |                       |
| TXD0                     | 0      | UART0 data output pin. This pin is used as the tertiary function of the PB1 or PB4 pin.                                                                                                                                                                | Tertiary                | Positive              |
| RXD0                     | I      | UART0 data input pin. This pin is used as the primary function of the PB0 or PB5 or the quaternary function of the PB7 pin.                                                                                                                            | Primary                 | Positive              |
| PWM                      | •      | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                  |                         |                       |
| PWMC                     | 0      | PWMC output pin. This pin is used as the secondary function of the PB0 or PA0 or the quaternary function of the PB7 pin.                                                                                                                               | Secondary<br>Quaternary | Positive              |
| External inter           | rupt   |                                                                                                                                                                                                                                                        |                         |                       |
| EXI0 to 2                | 1      | External maskable interrupt input pins. Interrupt enable and edge selection can be performed for each bit by software. These pins are used as the primary functions of the PA0 – PA2 pins.                                                             | Primary                 | Positive/<br>negative |
| EXI4,5                   | 1      | External maskable interrupt input pins. Interrupt enable and edge selection can be performed for each bit by software. These pins are used as the primary functions of the PB0, PB1 pins.                                                              | Primary                 | Positive/<br>negative |
| Timer                    |        |                                                                                                                                                                                                                                                        |                         |                       |
| TnTG                     | I      | External clock input pin used for both Timer E and Timer F.These pins are used as the primary function of the PA0-PA2, PB0-PB7 pins.                                                                                                                   | Primary                 | _                     |
| TM9OUT                   | 0      | Timer 9 output pin. This pin is used as the quaternary function of the PA0 pin.                                                                                                                                                                        | Quaternary              | Positive              |
| TMFOUT                   | 0      | Timer F output pin. This pin is used as the quaternary function of the PA1 pin.                                                                                                                                                                        | Quaternary              | Positive              |

| Pin name        | I/O      | Description                                                                                                                      | Primary/<br>Secondary/<br>Tertiary/<br>Quaternary | Logic    |
|-----------------|----------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------|
| Successive a    | approx   | ximation type A/D converter                                                                                                      |                                                   |          |
| AIN0            | ı        | Channel 0 analog input for successive approximation type A/D converter. This pin is used as the primary function of the PA0 pin. | Primary                                           | _        |
| AIN1            | ı        | Channel 1 analog input for successive approximation type A/D converter. This pin is used as the primary function of the PA1 pin. | Primary                                           | _        |
| AIN2            | ı        | Channel 2 analog input for successive approximation type A/D converter. This pin is used as the primary function of the PB0 pin. | Primary                                           | _        |
| AIN3            | ı        | Channel 3 analog input for successive approximation type A/D converter. This pin is used as the primary function of the PB1 pin. | Primary                                           | _        |
| AIN4            | ı        | Channel 4 analog input for successive approximation type A/D converter. This pin is used as the primary function of the PB6 pin. | Primary                                           | _        |
| AIN5            | ı        | Channel 5 analog input for successive approximation type A/D converter. This pin is used as the primary function of the PB7 pin. | Primary                                           | _        |
| Conparator      |          | ··                                                                                                                               |                                                   |          |
| CMP0P           | ı        | Non-inverting input for comparator0. This pin is used as the primary function of the PB4 pin.                                    | Primary                                           | _        |
| CMP0M           | ı        | Inverting input for comparator0. This pin is used as the primary function of the PB5 pin.                                        | Primary                                           | _        |
| CMP0OUT         | 0        | Output for comparator0. This pin is used as the quaternary function of the PA2 pin.                                              | Quaternary                                        | _        |
| CMP0OUT         | 0        | Output for comparator0. This pin is used as the quaternary function of the PB2 pin.                                              | Quaternary                                        | _        |
| CMP0OUT         | 0        | Output for comparator0. This pin is used as the quaternary function of the PB3 pin.                                              | Quaternary                                        | _        |
| CMP1P           | ı        | Non-inverting input for comparator1. This pin is used as the primary function of the PA1 pin.                                    | Primary                                           | _        |
| CMP1OUT         | 0        | Output for comparator1. This pin is used as the quaternary function of the PB0 pin.                                              | Quaternary                                        | _        |
| For testing     |          |                                                                                                                                  |                                                   |          |
| TEST            | I/O      | Input/output pin for testing. A pull-down resistor is internally connected.                                                      | _                                                 | Positive |
| Power supply    | <i>y</i> |                                                                                                                                  |                                                   |          |
| V <sub>SS</sub> | _        | Negative power supply pin.                                                                                                       | _                                                 | _        |
| $V_{DD}$        | _        | Positive power supply pin.                                                                                                       | _                                                 | _        |
| $V_{PP}$        | _        | Power supply pin for Flash ROM                                                                                                   | _                                                 | _        |

## ML610Q101/ML610Q102 TERMINATION OF UNUSED PINS

Table 3 shows methods of terminating the unused pins for ML610Q101/ML610Q102.

**Table 3 Termination of Unused Pins** 

| Pin        | Recommended pin termination |
|------------|-----------------------------|
| RESET_N    | Open                        |
| TEST       | Open                        |
| PA0 to PA2 | Open                        |
| PB0 to PB7 | Open                        |
| $V_{PP}$   | Open                        |

#### Note:

It is recommended to set the unused input ports and input/output ports to the inputs with pull-down resistors/pull-up resistors or the output mode since the supply current may become excessively large if the pins are left open in the high impedance input setting.

#### **ELECTRICAL CHARACTERISTICS**

# ABSOLUTE MAXIMUM RATINGS

 $(V_{SS} = 0V)$ 

| Parameter              | Symbol            | Condition | Rating                       | Unit |  |
|------------------------|-------------------|-----------|------------------------------|------|--|
| Power supply voltage 1 | $V_{DD}$          | Ta = 25°C | −0.3 to +7.0                 | V    |  |
| Power supply voltage 2 | $V_{PP}$          | Ta = 25°C | -0.3 to +9.5                 | V    |  |
| Input voltage          | V <sub>IN</sub>   | Ta = 25°C | -0.3 to V <sub>DD</sub> +0.3 | V    |  |
| Output voltage         | $V_{OUT}$         | Ta = 25°C | -0.3 to V <sub>DD</sub> +0.3 | V    |  |
| Output current 1       | I <sub>OUT1</sub> | Ta = 25°C | -12 to +11                   | mA   |  |
| Power dissipation      | PD                | Ta = 25°C | 0.5                          | mW   |  |
| Storage temperature    | $T_{STG}$         | _         | −55 to +150                  | °C   |  |

## RECOMMENDED OPERATING CONDITIONS

 $(V_{SS} = 0V)$ 

| Parameter                 | Symbol          | Condition                      | Range       | Unit |
|---------------------------|-----------------|--------------------------------|-------------|------|
| Operating temperature     | T <sub>OP</sub> | _                              | -40 to +85  | °C   |
| Operating voltage         | $V_{DD}$        | _                              | 2.7 to 5.5  | V    |
| Operating frequency (CPU) | f <sub>OP</sub> | V <sub>DD</sub> = 2.7V to 5.5V | 30k to 8.4M | Hz   |

## OPERATING CONDITIONS OF FLASH MEMORY

 $(V_{SS}=0V)$ 

| Parameter             | Symbol          | Condition      |      | Unit |      |        |  |
|-----------------------|-----------------|----------------|------|------|------|--------|--|
| Faranteter            | Symbol          | Condition      | Min. | Тур. | Max. | Offic  |  |
| Operating temperature | T <sub>OP</sub> | At write/erase | 0    | _    | +40  | °C     |  |
| Operating voltage     | $V_{DD}$        | At write/erase | 4.5  | _    | 5.5  | V      |  |
| Operating voltage     | $V_{PP}$        | At write/erase | 7.7  | _    | 8.3  |        |  |
| Rewrite counts        | $C_{EP}$        | _              | _    | _    | 80   | cycles |  |
| Data retention*1      | $Y_{DR}$        | _              | 10   | _    | _    | years  |  |

 $<sup>^{\</sup>star 1}$  : However, please keep active time of the flash memory from exceeding ten years.

Vpp pin has internal pull-down resistor.

# DC CHARACTERISTICS (1/4)

| $(V_{DD}=2.7 \text{ to } 5.5 \text{V})$ | $V_{ss}=0V$ . Ta=-40 to +85°C. | unless otherwise specified) |
|-----------------------------------------|--------------------------------|-----------------------------|
|                                         |                                |                             |

| Parameter                                 | Cumbal            | Condition         |                   | Rating | Linit         | Measuring |         |
|-------------------------------------------|-------------------|-------------------|-------------------|--------|---------------|-----------|---------|
| Parameter                                 | Symbol            | Condition         | Min.              | Тур.   | Max.          | Unit      | circuit |
| Low-speed RC oscillation frequency        | f <sub>RCL</sub>  | Ta = 25°C         | 31                | 32.768 | 34            | kHz       |         |
|                                           |                   | Ta = 25°C         | Typ.<br>-1%       | 16.384 | Typ.<br>+1%   |           |         |
| PLL oscillation frequency*1               | f <sub>PLL</sub>  | Ta = -10 to +85°C | Typ.<br>-2%       | 16.384 | Typ.<br>+2%   | MHz       |         |
|                                           |                   | Ta = −40 to +85°C | 5°C Typ. 16.384 - |        | Typ.<br>+2.5% |           | 1       |
| Reset pulse width                         | T <sub>RST</sub>  |                   | 100               | _      | 1             |           |         |
| Reset noise elimination pulse width       | T <sub>NRST</sub> | _                 | _                 | _      | 0.4           | μS        |         |
| Power-on reset activation power rise time | T <sub>POR</sub>  | _                 | _                 | _      | 10            | ms        |         |

 $<sup>^{\</sup>star 1}$ : 1024 clock average. CPU clk is  $f_{PLL}$  /2 max.

#### **RESET**





Power on reset

## DC CHARACTERISTICS (2/4)

( $V_{DD}$ =2.7 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

|                                                |                    | ,                                                                                 | <i>1</i> 10 3.3 v, vs | 5-00, 12          | Rating            | 05 C, ui                |      | rwise specified) Measuring |  |
|------------------------------------------------|--------------------|-----------------------------------------------------------------------------------|-----------------------|-------------------|-------------------|-------------------------|------|----------------------------|--|
| Parameter                                      | Symbol             | Condition                                                                         |                       | Min.              | Тур.              | Max.                    | Unit | circuit                    |  |
|                                                | V                  | Ta=25°C , V <sub>DD</sub> =fal                                                    | I                     | Typ<br>-3.0<br>%  | 2.85              | Typ<br>+3.0<br>%        |      |                            |  |
|                                                | V <sub>VLS0F</sub> | V <sub>DD</sub> =fall                                                             |                       | Typ.<br>-5.0<br>% | 2.85              | Typ.<br>+5.0<br>%       |      |                            |  |
| VLS Judgment                                   | V                  | Ta=25°C , V <sub>DD</sub> =rise                                                   | Typ.<br>-3.0<br>%     | 2.92              | Typ.<br>+3.0<br>% | .,                      | 1    |                            |  |
| voltage                                        | V <sub>VLS0R</sub> | V <sub>DD</sub> =rise                                                             |                       | Typ.<br>-5.0<br>% | 2.92              | Typ.<br>+5.0<br>%       | V    | 1                          |  |
|                                                | V <sub>VLS1</sub>  | T. 0500                                                                           | VLS0=0                | Тур               | 3.295             | Тур                     |      |                            |  |
|                                                |                    | Ta=25°C                                                                           | VLS0=1                | -3.0<br>%         | 3.625             | +3.0<br>%               |      |                            |  |
|                                                |                    |                                                                                   | VLS0=0                | Тур               | 3.295             | Тур                     |      |                            |  |
|                                                |                    | _                                                                                 | VLS0=1                | -5.0<br>%         | 3.625             | +5.0<br>%               |      |                            |  |
| Comparator0<br>In-phase input<br>voltage range | V <sub>CMR</sub>   | _                                                                                 |                       | 0.1               | _                 | V <sub>DD</sub><br>-1.5 | ٧    |                            |  |
| Comparator0                                    | $V_{HYSP}$         | Ta=25°C , V <sub>DD</sub> = 5.0                                                   | )V                    | 10                | 20                | 30                      |      |                            |  |
| hysteresis                                     |                    | V <sub>DD</sub> = 5.0V                                                            |                       | 5                 | 20                | 35                      |      | 4                          |  |
| Comparator0<br>Input offset<br>voltage         | V <sub>CMOF</sub>  | Ta=25°C , V <sub>DD</sub> = 5.0                                                   | )V                    | _                 | _                 | 7                       | mV   | 4                          |  |
| Comparator                                     |                    | Ta=25°C                                                                           |                       | -25               | _                 | 25                      |      |                            |  |
| Reference-<br>voltage error*3                  | V <sub>CMREF</sub> | _                                                                                 |                       | -50               | _                 | 50                      |      |                            |  |
| Supply current 1                               | IDD1               | CPU: In STOP state.<br>Low-speed/high-speed<br>oscillation: stopped.              | Ta=-40 to<br>+85°C    | _                 | 1                 | 30                      | μА   | 4                          |  |
| Supply current 2                               | IDD2               | CPU: In 32.768kHz operating state.* <sup>1</sup> High-speed oscillation: Stopped. | Ta=-40 to<br>+85°C    | _                 | 3.7               | 6                       | mA   | 1                          |  |

<sup>\*1:</sup> LTBC and WDT are operating ,and significant bits of BLKCON0 to BLKCON4 registers are all "1".

<sup>\*2:</sup> When the CPU operating rate is 100%. Minimum instruction execution time: Approx 0.122 μs (at 8.192MHz system clock)

<sup>\*3 :</sup>Comparator input offset voltage is included.

# DC CHARACTERISTICS (3/4)

( $V_{DD}$ =2.7 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

|                              |        | (V <sub>DD</sub> -2.7 to 3.3V,                       | Rating |      |      |      | Measuring |  |
|------------------------------|--------|------------------------------------------------------|--------|------|------|------|-----------|--|
| Parameter                    | Symbol | Condition                                            | Min.   | Тур. | Max. | Unit | circuit   |  |
| Output valtage               | VOH    | _0.                                                  |        | _    |      | V    | 2         |  |
| Output voltage               | VOL    |                                                      |        | _    | 0.6  | V    | 2         |  |
| Output lookage               | IOOH   | VOH = V <sub>DD</sub> (in high-impedance state)      | _      | _    | +1   |      | 3         |  |
| Output leakage               | IOOL   | VOL = V <sub>SS</sub> (in high-impedance state)      | -1     | μΑ   |      | μΑ   | 3         |  |
| Input current 1              | IIH1   | VIH1 = V <sub>DD</sub>                               | _      | _    | 1    |      |           |  |
| (RESET_N)                    | IIL1   | $VIL1 = V_{SS}, V_{DD} = 5.0V$                       | -650   | -500 | -350 |      |           |  |
| Input current 1              | IIH1   | $VIH1 = V_{DD} = 5.0V$                               | 20     | 115  | 200  |      |           |  |
| (TEST)                       | IIL1   | VIL1 = V <sub>SS</sub>                               | -1     | _    | _    | μΑ   | 4         |  |
| Input current 2<br>(PA0-PA2) | IIH2   | $VIH2 = V_{DD} = 5.0V$ (when pulled-down)            | 20     | 115  | 200  | μυν  | 7         |  |
| (PB0-PB7)                    | IIL2   | VIL2 = $V_{SS}$ , $V_{DD}$ =5.0V<br>(when pulled-up) | -200   | -100 | -20  |      |           |  |

<sup>\*1 :</sup> When the one terminal output state.

## **DC CHARACTERISTICS (4/4)**

( $V_{DD}$ =2.7 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

| Danamatan                                                | Cumphal | Condition              | Rating                  |      |                         | Unit | Measuring |  |
|----------------------------------------------------------|---------|------------------------|-------------------------|------|-------------------------|------|-----------|--|
| Parameter                                                | Symbol  | Condition              | Min.                    | Тур. | Max.                    | Unit | circuit   |  |
| Input voltage 1<br>(RESET_N)<br>(TEST)                   | VIH1    | _                      | 0.7<br>×V <sub>DD</sub> | _    | $V_{DD}$                | V    | 2         |  |
| (PA0 to PA2)<br>(PB0,to PB7)                             | VIL1    |                        | 0                       | _    | 0.3<br>×V <sub>DD</sub> | ·    | _         |  |
| Input pin<br>capacitance<br>(PA0 to PA2)<br>(PB0 to PB7) | CIN     | f = 10kHz<br>Ta = 25°C | _                       | _    | 20                      | pF   | _         |  |

## **MEASURING CIRCUITS**

## **MEASURING CIRCUIT 1**



## **MEASURING CIRCUIT 2**



- \*1: Input logic circuit to determine the specified measuring conditions.
- \*2: Measured at the specified output pins.

# **MEASURING CIRCUIT 3**



- \*1: Input logic circuit to determine the specified measuring conditions.
- \*2: Measured at the specified output pins.

## **MEASURING CIRCUIT 4**



\*3: Measured at the specified output pins.

## **AC CHARACTERISTICS (External Interrupt)**

 $(V_{DD}=2.7 \text{ to } 5.5\text{V}, V_{SS}=0\text{V}, Ta=-40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Parameter                         | Symbol           | Condition                                                                      | Rating          |      |                 | Unit  |
|-----------------------------------|------------------|--------------------------------------------------------------------------------|-----------------|------|-----------------|-------|
|                                   |                  |                                                                                | Min.            | Тур. | Max.            | Offic |
| External interrupt disable period | T <sub>NUL</sub> | Interrupt: Enabled (MIE = 1),<br>CPU: NOP operation<br>System clock: 32.768kHz | 2.5 x<br>sysclk | _    | 3.5 x<br>sysclk | μS    |



# 

| Parameter                        | Symbol            | Condition                              | Rating |      |      | Unit  |
|----------------------------------|-------------------|----------------------------------------|--------|------|------|-------|
|                                  | Symbol            | Condition                              | Min.   | Тур. | Max. | Offic |
| Resolution                       | n                 |                                        | _      |      | 10   | bit   |
| Integral non-linearity error     | INL               | $R_{l} \leq 5k\Omega$ , HSCLK=8.192MHz | -4     | _    | +4   |       |
| Differential non-linearity error | DNL               | $R_{I} \leq 5k\Omega$ , HSCLK=8.192MHz | -3     | _    | +3   | LCD   |
| Zero-scale error                 | $V_{OFF}$         | $R_{I} \leq 5k\Omega$ , HSCLK=8.192MHz | -4     | _    | +4   | LSB   |
| Full-scale error                 | FSE               | $R_{I} \leq 5k\Omega$ , HSCLK=8.192MHz | -4     |      | +4   |       |
| Conversion time                  | t <sub>CONV</sub> |                                        | _      | 102  | _    | ф/СН  |

φ: f<sub>PLL</sub>/4



#### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

|                   |             | Page     |         |                       |  |
|-------------------|-------------|----------|---------|-----------------------|--|
| Document No. Date | Date        | Previous | Current | Description           |  |
|                   |             | Edition  | Edition |                       |  |
| PEDL610Q101-1     | Jan,16,2013 | _        | ı       | Preliminary edition 1 |  |

#### **NOTES**

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2013 LAPIS Semiconductor Co., Ltd.